# Capacitance-Voltage Characterization of Ultra Scaled XOI FET: An Analytical Approach

 $\mathbf{B}\mathbf{y}$ 

### **Muhammad Mainul Islam**

A thesis submitted in partial fulfillment of the requirements for the degree of Master of Science in Engineering in the Department of Electrical and Electronic Engineering



Khulna University of Engineering & Technology Khulna 9203, Bangladesh

**July 2017** 

#### **Declaration**

This is to certify that the thesis work entitled "Capacitance-Voltage Characterization of Ultra Scaled XOI FET: An Analytical Approach" has been carried out by Muhammad Mainul Islam in the Department of Electrical and Electronic Engineering, Khulna University of Engineering & Technology, Khulna, Bangladesh. The above thesis work or any part of this work has not been submitted anywhere for the award of any degree or diploma.

Signature of Supervisor

Signature of Candidate

### **Approval**

This is to certify that the thesis work submitted by Muhammad Mainul Islam entitled "Capacitance-Voltage Characterization of Ultra Scaled XOI FET: An Analytical Approach" has been approved by the board of examiners for the partial fulfillment of the requirements for the degree of M.Sc. Engineering in the Department of Electrical and Electronic Engineering, Khulna University of Engineering & Technology, Khulna, Bangladesh in July 2017.

#### **BOARD OF EXAMINERS**

|                                                                                                   | Chairman     |
|---------------------------------------------------------------------------------------------------|--------------|
| Dr. Md. Rafiqul Islam (1)                                                                         | (Supervisor) |
| Professor  Department of Electrical and Electronic Engineering                                    |              |
| Khulna University of Engineering & Technology                                                     |              |
|                                                                                                   | Member       |
| Dr. Md. Shahjahan                                                                                 |              |
| Professor and Head                                                                                |              |
| Department of Electrical and Electronic Engineering Khulna University of Engineering & Technology |              |
|                                                                                                   | Member       |
| Dr. Md. Rafiqul Islam (2)                                                                         |              |
| Professor                                                                                         |              |
| Department of Electrical and Electronic Engineering Khulna University of Engineering & Technology |              |
|                                                                                                   | Member       |
| Dr. Md. Mahbub Hasan                                                                              |              |
| Associate Professor                                                                               |              |
| Department of Electrical and Electronic Engineering                                               |              |
| Khulna University of Engineering & Technology                                                     |              |
|                                                                                                   | Member       |
| Dr. Anisul Haque                                                                                  | (External)   |
| Professor                                                                                         |              |
| Department of Electrical and Electronic Engineering                                               |              |
| East West University, Dhaka, Bangladesh                                                           |              |

Acknowledgement

There is a saying "Feeling gratitude and not expressing is like wrapping a present and not

giving it". So, at first, I want to express my gratitude to the Almighty Allah for the successful

completion of my thesis work. The success of any thesis depends largely on the

encouragement and guidelines of many others. I take this opportunity to show my

acknowledgement to the people who have been instrumental in the successful completion of

this thesis.

I would like to express my special appreciation and profound respect to my thesis supervisor,

Dr. Md. Rafiqul Islam (1), Professor, Dept. of Electrical and Electronic Engineering (EEE),

Khulna University of Engineering & Technology (KUET), Bangladesh. He has been a

tremendous mentor for me. I would like to thank him for encouraging my research and for

allowing me to grow as a research scientist. His advice on both research as well as on my

career have been invaluable.

I would like to thank Mr. Md Nur Kutubul Alam who has been a constant source of

encouragement and enthusiasm throughout the entire period of my masters program. I am

thankful to him for his support in many technical aspect of my thesis.

I want to convey my special thanks to Dr. Anisul Haque, Professor, Dept. of EEE, East West

University, Bangladesh, for his valuable comments throughout the completion of my thesis

work.

I want to gratefully acknowledge Prof. Dr. Md. Shahjahan, Head, Dept. of EEE, KUET,

Bangladesh, for providing all sorts of facilities to finish this work in time.

I am also grateful to all my board members for their continuous support throughout my thesis.

At last, I want to thank my amazing family members for their unconditional support in all

these years.

**July 2017** 

**Muhammad Mainul Islam** 

iv

### Abstract

Device scaling is the key factor that drives the microelectronics revolution as described by Moore's law. Reduction of the physical MOS device dimensions has been proved beneficial in terms of circuit speed, cost and power consumption. But the continued miniaturization of the MOS transistor imposes a lot of challenges in terms of device design. Addressing to this issue "Compound semiconductor-on-insulator" was reported in 2010, which is also termed as XOI. III-V materials can be considered as the perfect replacement of silicon as the channel material in MOS devices due to their excellent transport properties. It is well established that the capacitance - voltage (C-V) measurement is widely accepted technique for different device parameter extraction and also to measure the interface quality of a fabricated MOSFET. An analytical model is developed here using quantum mechanical approach to explain the C-V characteristics of XOI FET by solving coupled Schrodinger-Poisson equation. It is found that the energy quantization effect in such short channel device causes a unique staircase nature in the C-V characteristics for channel thickness up to 20nm. Beyond that this nature disappear reproducing traditional C-V characteristics of SOI FET. It is also seen that channel thickness and dopant impurity has an impact on the shift of C-V curve. The threshold voltage of such devices is found higher at reduced channel thickness.

# **DEDICATED**

# **TO**

# **MY BELOVED PARENTS**

### **Contents**

|                |                                                                | PAGE             |
|----------------|----------------------------------------------------------------|------------------|
| Title Page     |                                                                | i                |
| Declaration    |                                                                | ii               |
| Certificate of | of Research                                                    | iii              |
| Acknowled      | gement                                                         | iv               |
| Abstract       |                                                                | v                |
| Dedication     |                                                                | vi               |
| Contents       |                                                                | vii-viii         |
| List of Figu   | res                                                            | ix-x             |
| List of Tabl   |                                                                | X                |
| Abbreviatio    | ns                                                             | xi               |
| CHAPTER I      | Introduction                                                   | 1                |
|                | 1.1 Introduction                                               |                  |
|                | 1.2 Scaling Issues                                             | 2                |
|                | 1.2.1 Processor Power                                          | 2                |
|                | 1.2.2 Short Channel Effects                                    | 2<br>2<br>2<br>3 |
|                | 1.3 Overcoming Scaling issues                                  | 6                |
|                | 1.3.1 SOI FET                                                  | 6                |
|                | 1.3.2 XOI FET                                                  | 7                |
|                | 1.4 Thesis Objectives                                          | 10               |
|                | 1.5 Thesis Layout                                              | 11               |
| CHAPTER II     | C-V Analysis: Importance and Models                            | 12               |
|                | 2.1 Introduction                                               | 13               |
|                | 2.2 Necessity of C-V models                                    | 13               |
|                | 2.2.1 Interface states                                         | 13               |
|                | 2.2.2 Effect of interface states in III-V materials            | 14               |
|                | 2.2.3 D <sub>it</sub> Extraction                               | 15               |
|                | 2.2.3.1 Conductance Method                                     | 15               |
|                | 2.2.3.2 Capacitance Voltage (C-V) Method                       | 17               |
|                | 2.2.4 Limitations of C-V method for D <sub>it</sub> Extraction | 19               |
|                | 2.3 C-V Models for Bulk and SOI Technology                     | 21               |
|                | 2.3.1 Bulk MOS                                                 | 21               |
|                | 2.3.2 SOI FET                                                  |                  |
|                | 2.4 C-V Models for III-V FET                                   | 24               |
|                | 2.4.1 Inversion Layer Capacitance Model                        | 24               |
|                | 2.4.1.1 Quantum Capacitance Model                              | 26               |
|                | 2.4.1.2 Centroid Capacitance Model                             | 27               |
| CHAPTER III    | Proposed C-V model                                             | 28               |
|                | 3.1 Introduction                                               | 29               |
|                | 3.2 Device Structure                                           | 29               |
|                | 3.3 Mathematical Model                                         | 30               |
|                | 3.4 Threshold Voltage Model                                    | 37               |

| <b>CHAPTER IV</b> | Results and Discussions                            | 38 |
|-------------------|----------------------------------------------------|----|
|                   | 4.1 Introduction                                   | 39 |
|                   | 4.2 Charge-Voltage characteristics of XOI FET      | 40 |
|                   | 4.3 Capacitance-Voltage characteristics of XOI FET | 40 |
|                   | 4.3.1 Effect of channel thickness                  | 40 |
|                   | 4.3.2 Effect of channel doping                     | 43 |
|                   | 4.3.3 Effect of channel composition                | 44 |
|                   | 4.3.4 Effect of temperature                        | 45 |
|                   | 4.3.5Effect of BOX thickness                       | 46 |
|                   | 4.4 Threshold voltage                              | 47 |
| CHAPTER V         | Concluding Remarks                                 | 48 |
|                   | 5.1 Conclusion                                     | 49 |
|                   | 5.2 Recommendation for future                      | 50 |
|                   | work                                               |    |
|                   | Bibliography                                       | 51 |

### LIST OF FIGURES

| Figure No   | Description                                                                                                                                                                                                  | Page |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 1.1         | Power dissipation in CPU for various technologies as a function of the                                                                                                                                       | 3    |
|             | year of introduction (Source: [10])                                                                                                                                                                          |      |
| 1.2         | Electron and hole mobility's of various III-V compound semiconductors                                                                                                                                        | 9    |
|             | (Source: del Alamo MIT [55])                                                                                                                                                                                 |      |
| 2.1         | Equivalent circuit of a MOS capacitor showing oxide capacitance $C_{\rm ox}$ ,                                                                                                                               | 17   |
|             | interface trap capacitance $C_{\text{it}}$ and semiconductor capacitance $C_{\text{dos}}$                                                                                                                    |      |
| 2.2         | Extractions of interface trap density of HfO2/In0.53Ga0.47As using                                                                                                                                           | 20   |
|             | Terman, HF-LF and conductance method [60].                                                                                                                                                                   |      |
| 2.3         | Bulk MOS structure with equivalent capacitance model                                                                                                                                                         | 21   |
| 2.4         | SOI FET structure and equivalent capacitance model                                                                                                                                                           | 23   |
| 2.5         | (a) III-V MOS structure (b) Equivalent gate capacitance circuit model                                                                                                                                        | 25   |
|             | for III-V MOS structure.                                                                                                                                                                                     |      |
| 3.1         | Schematic diagram of XOI FET.                                                                                                                                                                                | 29   |
| 3.2         | Potential and field distributions of XOI FET structure (a) Potential                                                                                                                                         | 31   |
|             | distribution and (b) field distribution.                                                                                                                                                                     |      |
| 3.3         | Variation of the self-consistent parameter, $\alpha$ as a function of channel                                                                                                                                | 36   |
|             | thickness.                                                                                                                                                                                                   |      |
| 4.1         | Variation of (a) channel charge with channel potential and (b) channel                                                                                                                                       | 39   |
|             | potential with gate voltages                                                                                                                                                                                 |      |
| 4.2         | Comparison between analytical (solid lines) and numerical (dotted lines) results (a) $In_{0.3}Ga_{0.7}Sb$ -on-Insulator FET and (b) $InAs_{0.7}Sb_{0.3}$ -on-Insulator FET at different channel thicknesses. | 42   |
| 4.3         | Comparison between analytical (solid lines) and numerical (dotted                                                                                                                                            | 43   |
|             | lines) results (a) $In_{0.3}Ga_{0.7}Sb$ -on-Insulator FET and (b) $InAs_{0.7}Sb_{0.3}$ -on-                                                                                                                  |      |
|             | Insulator FET at different doping concentration.                                                                                                                                                             |      |
| 4.4         | Comparison between analytical (solid lines) and numerical (dotted                                                                                                                                            | 44   |
|             | lines) results of In <sub>0.3</sub> Ga <sub>0.7</sub> Sb-on-Insulator FET at different channel                                                                                                               |      |
|             | material composition.                                                                                                                                                                                        |      |
| 4.5         | Comparison between analytical (solid lines) and numerical (dotted                                                                                                                                            | 45   |
| <b>⊤.</b> J | comparison between analytical (some mics) and numerical (dotted                                                                                                                                              |      |

|     | lines) results of In <sub>0.3</sub> Ga <sub>0.7</sub> Sb-on-Insulator FET at different temperature. |    |
|-----|-----------------------------------------------------------------------------------------------------|----|
| 4.6 | Comparison between (a) analytical and (b) numerical results of                                      | 46 |
|     | $In_{0.3}Ga_{0.7}Sb$ -on-Insulator FET at different box thicknesses and (c)                         |    |
|     | variation of self-consistent parameter at different box thicknesses.                                |    |
| 4.7 | Threshold voltage of $In_{0.3}Ga_{0.7}Sb$ -on-Insulator FET at different channel                    |    |
|     | thickness.                                                                                          |    |

### LIST OF TABLE

| Table No | Description                      | Page |
|----------|----------------------------------|------|
| 3.1      | Device parameters of UTB XOI FET | 29   |

#### **ABBREVIATIONS**

ITRS International Technology Roadmap for Semiconductor

**MOSFET** Metal-Oxide-Semiconductor Field-Effect-Transistor

UTB Ultra-thin-body

**SOI** Silicon on Insulator

**XOI** Anything on Insulator in general. In this thesis, III-V on insulator

**EOT** Equivalent Oxide Thickness

**DGMOS** Double Gate MOS

**CNL** Charge Neutrality Level

**SCE** Short Channel Effect

**PD** Partially Depleted

FD Fully Depleted

SS Subthreshold Slope

**DIBL** Drain Induced Barrier Lowering

**ALD** Atomic Layer Deposition

**CBM** Conduction Band Minima

VBM Valence Band Maxima

# Chapter 1

# Introduction

# **Chapter Outlines**

- > Introduction
- Scaling Issues
- > Overcoming scaling issues
- > Thesis objectives
- > Thesis layouts

#### 1.1 INTRODUCTION

Silicon CMOS technology has been the predominating technology in the microelectronics industry over the last few decades [1]. The advancement of CMOS technology is governed by the Moore's law, which states that the number of transistors in a dense integrated circuit has doubled approximately in every two years [2]. The continuous miniaturization of CMOS technology has enabled integrated circuit with higher packing density, performances improvement, faster circuit speed and lower power consumption [3]-[5]. These key features have made their application in communication, memory chips and in microprocessor [6]-[8]. But the scaling down phenomenon arises some barriers in device design which hinders the future application of CMOS technology.

#### 1.2 Scaling Issues

#### 1.2.1: Processor power

Processor power is one of the key issues in modern chip design. The increased number of transistor per chip causes the processor power to be increased due to increased die size and fast frequency scaling [9]. But the die and frequency scaling were stopped when the power dissipation reached to 100W per chip. So a power constrained was set to limit the power dissipation in devices [10]. To improve the packing density of transistor, the supply voltage needed to be scaled. For optimized device performance, scaling of threshold voltage is necessary with the scaling of supply voltage as subthreshold leakage depends on threshold voltage. Scaling of supply voltage without scaling the threshold voltage would lead to reduced switching speed and slower performance of the device. As a result a trade off between threshold voltage and supply voltage became necessary for better performance of the device.



Fig. 1.1: Power dissipation in CPU for various technologies as a function of the year of introduction (Source: [10])

#### 1.2.2 Short channel effects

When gate length becomes less than 100nm, in addition to the power consumption problem, MOS device suffers from different adverse effects such as short channel effect (SCE), hot electron effect, parasitic capacitance, leakage current etc. [11]-[13] For integrated circuits, isolation between neighboring transistors also becomes challenging at nanoscale[11]. Moreover device performance deteriorates at this scale due to velocity saturation and source velocity limit. The significant short channel effects are discussed here.

#### **Threshold Voltage Roll-off:**

The decrease of threshold voltage with decrease in gate length is a severe short channel effect which is termed as threshold voltage roll off. At reduced gate length, the charge distribution in the channel is affected by source/drain voltages. This voltage depletes a considerable amount of charge in the channel. Hence, a lower gate voltage is required to invert the

channel. As a result, short-channel MOSFETs turns on at a lower gate voltage than long-channel MOSFET [14]-[16].

#### **Drain Induced Barrier Lowering (DIBL):**

At short channel length, the longitudinal and transverse electric fields become comparable and the two electric fields interact. So, the charge in the channel is controlled by both gate and drain bias. Upon application of a high drain voltage, drain induced barrier lowering (DIBL) [17] effect occurs as the potential barrier height for channel carriers reduces due to the influence of drain electric field. The increased number of charge carrier in the channel leads to an increased off-state leakage currents. So the net effect is that DIBL causes a reduction in threshold voltage at high drain bias [18]. DIBL effect can be reduced by increasing the channel doping concentration.

#### **Channel length modulation:**

The shortening of the effective channel length at higher drain biases is known as channel length modulation [19]. At the pinch-off point, the electric fields due to drain and gate bias is comparable. A further increase in drain bias causes the pinch-off point to move away from the drain end of the channel. The net result is that the carriers are injected from the inversion layer at saturation velocity and travel to the drain. It seems as if the channel length of the device is reduced by the length of the region between pinch-off point and drain terminal. So for an increased drain bias beyond  $V_{\rm dsat}$ , the drain current increases. As a result, transconductance increases and output resistance decreases.

#### **Subthreshold slope:**

Subthreshold slope (SS) is defined as the slope of  $log(I_d)$  vs.  $V_{GS}$  (Vgs<V<sub>th</sub>) curve at constant  $V_{ds}$  which is expressed in decade/mV unit [20]. In short channel devices, the amount of

depletion charge controlled by the lateral electric field increases. The penetration of this source to drain electric field leads to an undesirable source-drain leakage current which is responsible for the degradation of the subthreshold drain current [21]. SS degradation can be reduced by increasing the gate capacitance and enhancing the effective carrier mobility of the channel.

#### **Punchthrough:**

Punchthrough occurs when the source and drain depletion regions overlaps. At this time, the potential barrier between source and drain reduces and carriers move from source to drain. This effect causes a conduction path independent of gate bias. Punchthrough depends on drain bias and source/drain junction depths.

#### **Velocity saturation:**

In a long-channel MOSFET the drain current increases with drain voltage until pinchoff and then remains constant at the saturation value  $I_{dsat}$ . At this region, the carrier velocity shows linear dependence on horizontal electric field. However, when the gate length is reduced the electric field in MOS devices increases. When the electric field is beyond  $10^4$ V/cm, carrier velocities deviates from its linear characteristics. This causes the drain current to saturate prematurely at a value lower than  $I_{dsat}$  as a result of carrier velocity saturation [22]-[23]

**Source-Drain Series Resistance:** In long-channel device, the channel resistance is much higher than the source and drain resistance. But, in a short-channel MOSFET, the reduction of gate length reduces the channel resistance whereas source and drain resistances is increased by the reduced junction depth. This leads to current degradation at shorter gate lengths [23].

#### 1.3 Overcoming Scaling Issues:

#### **1.3.1 SOI FET**

Researchers have tried to solve the scaling problems using strain engineering [24]. The strain engineering technique increased the device performance but the gate oxide leakage remains the same. With further scaling, gate oxide leakage current needed to be reduced. As a result, the structural modification of CMOS device became necessary. Addressing to this issues, Silicon-on-Insulator (SOI) technology was introduced to replace the bulk silicon technology[11], [25]. Depending on the channel thickness, SOI MOS can operate in fully depleted (FD) or partially depleted (PD) regimes. If the channel is so thick that the channel depletion region does not extends through the entire thickness of the channel, then the channel is said to be PD. In FD SOI, the channel depletion depth extends over the entire channel thickness. FD SOI has some advantages in comparison to PD SOI: no kink effect, better subthreshold swing, high circuit speed, low power requirements etc. [26]-[27]. Double gate SOI has reduced leakage current and better immunity to short channel effects than single gate SOI MOSFET. Thus, SOI structure allowed the scaling to continue. However, with further decrease of gate length the area of the gate oxide as well as gate oxide capacitance is reduced. But to have better control over the channel a minimum value of gate oxide capacitance is needed. This is obtained by reducing the gate oxide thickness. When SiO<sub>2</sub>thickness goes below 1.2nm, quantum mechanical tunneling occurs [28], [29]. Any further scaling of the gate oxide increases gate oxide leakage current. Also, power consumption of the device in the off state becomes significant. This problem can be reduced by using a material that has a higher dielectric constant, known as high-k dielectric. For same oxide capacitance, use of a high-k dielectric material permits to grow a thicker gate oxide than SiO<sub>2</sub>. The term Equivalent oxide thickness or EOT indicates how thick of a SiO<sub>2</sub> film is required to have the same oxide capacitance if it is used in place of high-k dielectric [29]. Use of high-k material as gate dielectric seemed to be a successful solution up to 45nm gate length [30]. Beyond that for further scaling multi gate structures such as FinFET, DG FDSOI etc. are considered as the most attractive devices [31]-[33]. In multigate structure the electrostatics of the channel is controlled from different sides of the channel. As a result, the device offers better control over the channel with reduced leakage current, improved on state current, lower subthreshold slope (SS) and lower output conductance [34]-[35]. Due to improved performance of the devices, several FinFET technologies were demonstrated [36]-[39]. However, there are some limitations of such multigate structure. The main disadvantage was the fabrication of such 3D structure which was very challenging and costly in comparison to planar technology [40]-[46]. Self-aligned FinFET is proposed to solve this problem. Considering all these facts it seems that FinFET and SOI are two parallel solutions of the scaling challenges and best suitable for device design.

#### **1.3.2 XOI FET:**

Addressing to the scaling issue of silicon technology researchers are trying to find alternative semiconductor material with better performances. III-V materials can be considered as the perfect replacement of silicon as the channel material due to their excellent transport properties. They possess high electron and hole mobility as well as high saturation velocity [47] due to their small effective mass in r valley. Use of III-V materials in the channel would reduce the power consumption by reducing the operating voltage without compromising the switching speed. This would allow further scaling of MOS device feasible. Moreover due to their direct bandgap properties III-V materials are suitable for optoelectronic application [48]. With this persuasion, the "Compound semiconductor-on-insulator" was reported in 2010, which is also termed as XOI [49]. Due to similar device structure XOI offers all the advantages of SOI. But in sub 100nm node XOI would provide better performance than SOI by suppressing the short channel effects.

Though XOI would provide better performances than SOI devices, we need to overcome some of its limitations to utilize these devices to their full extent. One of the main issues of XOI devices is the interface quality (front oxide-channel, channel-buried oxide and buried oxide-substrate). Si and  $SiO_2$  have good interface quality. But, III-V materials don't have any native oxide which leads to poor interface between channel and oxides. As a result, the device performance degrades because of poor interface, leaky and defective oxides. These prevent the formation of inversion layer in the interfaces. It was observed when a III-V (GaAs) MOSFET was built for the first time by Radio Corporation of America in 1965 [50]. Researchers are trying to solve this issue and assure good interface quality of XOI FET. Regarding this, Atomic Layer Deposition (ALD) technique is used to fabricate 400nm  $In_{0.65}Ga_{0.35}As$  MOSFETs where a high current of 1A/mm was found with a trap density of about  $1.7 \times 10^{12}/cm^2$ -eV. C-V measurement technique and conductance method is used to check the quality of the interface [51].

The quantum well (QW) structure has also attracted a lot of attention at reduced gate length. A QW transistor having In<sub>x</sub>Ga<sub>1-x</sub>As as the channel material has been fabricated on Si substrate [52] and good device characteristics is found for future CMOS application. But one of the major limitations of such III-V QW structure is their high gate leakage currents at different gate biases. The incorporation of a high-K (TaSiOx) and InP composite layers deposited on top of the In<sub>0.7</sub>Ga<sub>0.3</sub>As channel reduces the gate leakage by a factor of >1000 [53]. Another issue of such III-V QW structure is its series resistance that is about 2~3 times of today's Si MOSFET [54], [55]. To have better device performance this issue needs to be solved and researchers are working on it.

For CMOS application both p type and n type MOS is necessary. So electron and hole mobility is a big concern in such type devices. Among all other III-V materials, antimonides based material have good electron and hole mobility namely InSb and GaSb respectively

[56]. Recently, InGaSb based p channel MOSFET for 150µm gate length has been reported with reduced gate leakage current and source/drain resistance while ensuring high mobility [57]. But for sub 20nm regime the transport becomes ballistic and the concept of mobility does not work. So, at this ultra scaled limit device performance does not deteriorate due to mobility. But the control of gate over the channel seems to be a challenge at this limit.



Fig. 1.2: Electron and hole mobility's of various III-V compound semiconductors (Source: del Alamo MIT [55])

XOI FET's are becoming very popular due to their attractive features in ultra-scaled and ultra-low-power devices. C-V measurement technique is also used to study the interface quality, hence to understand the device electrostatics behavior. By comparing an experimental and an ideal C-V curve- interface quality, threshold voltage shift etc. can be understood. C-V models are also used for device parameter extraction of MOS devices.

Compact analytical models are necessary for fast and accurate estimation of device characteristics in circuit simulations. Moreover compact models provide insight into device

response when device parameters or excitations are varied. Predictability is an important requirement in a compact analytical model. Quantum mechanical and other complex physical phenomena determine the characteristics of modern semiconductor devices owing to the nanoscale dimensions and bandgap engineering. Thus empirical models fail to predict the characteristics of such devices. In this work, an analytical model is developed to study the C-V characteristics of ultra scaled XOI FET in terms of different device parameters.

#### 1.4 Thesis objectives:

The main objective of this thesis is to develop an analytical C-V model for III-V-on-Insulator FET. The specific objective of this work includes:

- > To develop an analytical model that explains the C-V characteristics of ultra scaled XOI FET
- > To study the channel thickness dependent shifts in C-V curves
- > To investigate the effect of doping and channel material composition on the C-V characteristics
- > To study the effect of temperature on C-V characteristic
- > To determine the threshold voltage of ultra thin body XOI FET

The final goal is to validate the model through a comparison between the results obtained from analytical model with those of numerical simulation obtained using Silvaco Atlas.

#### 1.5 Thesis layout:

Chapter 2 briefly explains the necessity of C-V models for device design. The use of C-V models for device parameter extraction is studied here. After that, previously reported III-V materials based C-V models are also discussed.

In chapter 3, the physical structure of the device (XOI nFET) and different device parameters used in this analysis are summarized. The mathematical formulation of the quantum mechanical effects and device electrostatics of ultra scaled XOI FET is discussed here that explains the C-V characteristics of the device at quantum regime.

Chapter 4 describes the results obtained from the analytical model. C-V curve of XOI FET is studied in terms of different device parameters such as channel thickness, channel material composition etc. Effect of doping and temperature on the shift of C-V curve is also studied. At last, the results obtained from the analytical model have been compared with the numerical results.

Finally, the concluding remarks and future works are presented in chapter 5.

## Chapter 2

# C-V Analysis: Importance and Models

## **Chapter Outlines**

- > Introduction
- ➤ Necessity of C-V models
- > C-V models for bulk and SOI FET
- > C-V models for III-V FET

#### 2.1 Introduction

C-V measurement is a fundamental technique for MOSFET characterizations and is very crucial in providing device information. Thin oxide causes tunneling which increases the gate leakage current owing to the low impedance of the MOS capacitor. This causes capacitance attenuation in ultra thin gate MOS devices which can be overcome using shorter channel lengths. But, shorter channel length introduces different short channel effect that degrades device performance. Also, due to various parasitic capacitances, the measurement of intrinsic gate capacitance becomes difficult.C-V models are important in determining gate capacitance of MOS devices which is necessary for analyzing device performance.

#### 2.2 Necessity of C-V model

Using C-V characteristics different device parameters (i.e. oxide thickness, channel thickness etc.) can be extracted [58], [59]. In scaled down devices, interface quality plays a very vital role. Normally, we assume that there are no trap charges at Si/SiO<sub>2</sub> interface and this interface is electrically neutral. But in real devices, interfaces are far from electrically neutral because they are affected by fixed oxide charges, mobile ionic charges and positive or negative charges at the interface. C-V methods are widely used to determine the interface quality of MOS devices [60].

#### 2.2.1 Interface states

The interface charges locate in close proximity to channel-oxide interface and have an energy distribution along the bandgap of the material. The position of these interface states are fixed. The probability of an electron or hole to be trapped within these states depends on the position of the fermi level. When channel potential changes, the position of the fermi level

and the probability of charge occupation within the interface state also changes. When a state becomes positively charged by donating an electron, it is called a donor state and when it becomes negatively charged by accepting an electron, it is called an acceptor state. Every interface has both donor state and acceptor state. The charge neutrality level (CNL) is used to express the summation of these states on an equivalent interface state density distribution. When the Fermi level coincides with the CNL, the interface states are neutral. Interface states above CNL are acceptor states and below CNL are donor states. So, when the fermi level is above CNL, the occupied states are negatively charged and when  $E_F$  is below  $E_{CNL}$  the occupied states are positively charged.

#### 2.2.2 Effect of interface states in III-V materials

The effect of interface states are significant in III-V on Insulator devices as III-V material does not have any native oxides with good stability, low leakage and high breakdown fields. So, suitable gate dielectrics must be developed, which must form a stable interface for transistor fabrication process. The dielectric should have a high dielectric constant, low gate leakage and have a low interface trap state density. Among these characteristics, achieving low interface trap density is very challenging. High interface trap densities can cause a shift in fermi level, threshold voltage and on drive current. As a result the control over the charge carriers in the channel is lost. For this reason, study of interface states is necessary. In 1960, several methods were developed to determine trap state density  $D_{it}$  and the trap level energy position for Si/SiO<sub>2</sub> interfaces [61]. However, dielectrics/III-V interfaces has low conduction band DOS, different minority carrier response time and high trap density with an energy distribution which is different from Si/SiO<sub>2</sub> interfaces. Recently a model has been proposed to study the origin of GaAs gap states based on the concept of metal-induced gap states (MIGS) [62], [63]. In this model, it is suggested that  $In_{0.53}Ga_{0.47}As$  based n-type FETs has higher on-state current and lower sub-threshold slope compared to GaAs based n-type FETs.

The position of the charge neutrality level and larger density of metal-induced gap states (MIGS) below the conduction band edge deteriorates the performance of GaAs based n-type FET. But, there is another model that suggests that there are no MIGS in the semiconductor bandgap next to a wider bandgap oxide [64]. So, interface states at the III-V semiconductor/oxide interface cannot be due to MIGS, but originate from the native interface defects. In case of GaSb and InSb the CNL lies well below the Fermi level leading to a negatively charged acceptor state [65]. Using linear interpolation [65] of the tight binding study CNL of InGaSb is found to be 0.398eV below the conduction band minima. Using these conditions the value of  $D_{it}$  can be extracted.  $D_{it}$  concentration greatly depends upon the processing and passivation technique. Ohtakeet et al. reported a processing technique that extract a  $D_{it}$  value of  $2*10^{12}$ eV<sup>-1</sup>cm<sup>-2</sup> for HfO2/GaSb interface [66]. Passivation using (NH<sub>4</sub>)<sub>2</sub>S offers uniform distribution of  $D_{it}$  from CNL to CBM [67].

#### 2.2.3 Dit Extraction

Various methods are used for the extraction of  $D_{it}$ , such as interpretation of shifts in the capacitance-voltage (C-V) curves with gate metal work function [68,69], the conductance method [70], the Terman high-frequency capacitance method [71], the combined high-low frequency capacitance (Castagné–Vapaille) method [72], the Berglund integral [68], and the fermi level efficiency method [73]. Using these methods the reported values of  $D_{it}$  is found to vary from  $10^{11}$  cm<sup>-2</sup> eV<sup>-1</sup> to exceeding  $10^{13}$  cm<sup>-2</sup> eV<sup>-1</sup>. Among these methods, conductance and capacitance based methods are normally used to quantify  $D_{it}$ .

#### 2.2.3.1 Conductance method

In this method the interface trap density  $(D_{it})$ , and the trap level energy position  $(E_T)$  are determined by analyzing the loss occurred due to the change in the trap level charge state. The equivalent parallel conductance  $G_p$  is given by [70]:

$$G_p = \frac{\omega^2 C_{ox}^2 G_m}{G_m^2 + \omega^2 (C_{ox} - C_m)^2}$$
 (2.1)

Here  $\omega$  is the angular frequency ( $\omega = 2\pi f$ ),  $C_{ox}$  is the gate oxide capacitance,  $G_m$  and  $C_m$  are measured conductance and capacitance respectively. Interface trap charges in close proximity of fermi level can change their occupancy. The loss is maximum when the interface trap charges are in resonance with the applied ac signal. The trap time constant determines the frequency dependent response of the trap charges which is given by [74]

$$\tau = \frac{\exp[\Delta E/kT]}{\sigma v_{th} D_{dos}} \tag{2.2}$$

where  $\Delta E$  is the energy difference between trap level and majority carrier band edges,  $\sigma$  is the capture cross section of the trap,  $v_{th}$  is the average thermal velocity of the majority carriers,  $D_{dos}$  is the effective density of state (DOS) of the majority carrier band, k is the Boltzmann constant and T is the temperature. If the surface potential fluctuations are neglected, then the  $D_{it}$  can be estimated from the normalized parallel conductance peak,  $(G_p/\omega)_{max}$  [74]

$$D_{it} = \frac{2.5}{Aq} \left(\frac{G_p}{\omega}\right)_{max} \tag{2.3}$$

Similarly, the position of the trap charges,  $E_T$  in the band gap can be determined from "(2.2)".

The conductance method has the advantage of determining  $D_{it}$  directly from the experiment. Also the amount of band bending and fermi level movement with gate bias can also be observed directly. Because, they are correlated with the shift in the frequency of the maximum normalized conductance peak as a function of gate bias.

#### 2.2.3.2 Capacitance-Voltage (C-V) based method



Fig. 2.1: Equivalent circuit of a MOS capacitor showing oxide capacitance  $C_{ox}$ , interface trap capacitance  $C_{it}$  and semiconductor capacitance  $C_{dos}$ 

Fig. 2.1 shows the equivalent circuit of a MOS structure. The total capacitance can be given by

$$\frac{1}{C_{tot}} = \frac{1}{C_{ox}} + \frac{1}{C_{it} + C_{dos}}$$
 (2.4)

 $D_{it}$  can be known from  $C_{it}$  if  $C_{dos}$  and  $C_{ox}$  are known. Using low frequency C-V measurement techniques  $C_{tot}$  is calculated where the frequencies are so low that the trap charges can follow the ac signal. By increasing the gate voltage and measuring the displacement current,  $D_{it}$  ( $C_{it} = qD_{it}$ ) is then calculated from "(2.4)".

$$D_{it} = \frac{1}{q} \left( \frac{C_{ox} C_{tot}^{lf}}{C_{ox} - C_{tot}^{lf}} - C_{dos} \right)$$
 (2.5)

In high frequency C-V measurement method the frequencies are so high that the trap charges cannot follow the ac signal ( $C_{it} = 0$ ).  $C_{ox}$  can be easily determined experimentally using

channel thicknesses. So,  $C_{dos}$  can be calculated from "(2.4)". After using high and low frequency method  $D_{it}$  can be calculated as (Castagné–Vapaille method) [75]

$$D_{it} = \frac{1}{q} \left( \frac{C_{ox} C_{tot}^{lf}}{C_{ox} - C_{tot}^{lf}} - \frac{C_{ox} C_{tot}^{hf}}{C_{ox} - C_{tot}^{hf}} \right)$$
(2.6)

The trap level position can be determined by knowing the band bending as a function of gate voltage. The band bending can also be calculated using the Berglund integral [76]

$$\psi_s = \psi_s^{\ o} + \int_{V_G^0}^{V_G} (1 - \frac{C_{tot}^{lf}}{C_{ox}}) \, dV_G \tag{2.7}$$

The Terman method is used to extract  $D_{it}$  from high frequency C-V curves [77]. Due to high frequency, there are no contributions of interface trap charges. The only influence of interface traps is the stretch-out of C-V curves as the occupancy of trap charge changes with gate bias. The stretch-out quantity is then compared with an ideal C-V curve.

$$D_{it} = \frac{C_{ox}}{q} \left[ (d\psi_s / dV_G)^{-1} - 1 \right] - C_{dos}$$
 (2.8)

Forextracting  $D_{it}$ , the low and high frequency experiments should be done at true low and high frequencies so that all trap charges contributes to the low frequency and no trap charge should contribute to high frequency.

#### **2.2.4** Limitations of C-V based methodsfor $D_{it}$ extraction

In case of Si/Sio<sub>2</sub> interface, C-V curves are calculated using charge carrier densities at the semiconductor surface using Boltzman statistics which is also known as classical approximation. In this method the fermi level remains within the band gap for all gate biases.

But owing to the low effective mass of III-V materials, they have a small conduction band DOS. So, at high  $C_{ox}$  the high electric field at the semiconductor causes the Fermilevel move within the conduction band. As a result classical approximation fails.

#### i) Berglund integral

As there are considerable amount of band bending when the Fermi level resides inside the conduction band, the Berglund integral becomes intractable in such cases. The band bending in accumulation contributes to the total band bending determined from the Berglund method and has to be subtracted if the fermi level movement inside the band gap is to be reported. This issue makes Berglund method less suitable for high-k/III-V interfaces.

#### ii) High-low frequency (Castagné-Vapaille) method

Figure 2.2 shows that the value of  $D_{it}$  obtained from the Castagné–Vapaille (HF-LF) method are smaller than those obtained using the Terman method. The reason is that the frequency values selected for low (100Hz) and high (100MHz) frequencies are not true values of low and high frequency curves. As traps close to the band edge respond first, the ac contribution of interface traps reduces the apparent stretch-out of the measured curve. As a result, the  $D_{it}$  value is underestimated due to the increase in slope of the measured C-V curve.

#### iii) Terman method

The Terman method used for  $D_{it}$  extraction has two input parameters needed to calculate the ideal C-V curve, namely the dopant concentration and the oxide capacitance. If the doping concentration is right than the correct value of  $D_{it}$  is obtained, even at large negative band bending. But an erroneous low value of doping concentration causes an overestimated value of Dit and the extracted band bending suggests fermi level pinning. On the other hand, an erroneous high value of doping concentration causes an underestimation of  $D_{it}$  as the ideal



Fig. 2.2: Extractions of interface trap density of  $HfO_2/In_{0.53}Ga_{0.47}Asusing$  Terman, HF-LF and conductance method [60].

C-V curve is more stretched out. In inversion, the Terman method is not applicable as the slope of the high-frequency C-V curve is zero. So, the inverse stretch-out  $(d\psi_s/dV_G)^{-1}$  diverges and along with it the apparent  $D_{it}$ . The oxide capacitance also has an impact in  $D_{it}$  extraction. Large values of  $C_{ox}$  undersestimates the band bending and overestimates  $D_{it}$  inside the conduction band.

#### 2.3 C-V models for bulk and SOI FET

#### **2.3.1 Bulk MOS**

In bulk MOSFET the gate capacitance is determined as a series combination of oxide capacitance and semiconductor capacitance.



Fig. 2.3: Bulk MOS structure with equivalent capacitance model

The gate capacitance,  $C_g$  is given by

$$C_g = \frac{1}{\frac{1}{C_{0x}} + \frac{1}{C_s}} \tag{2.9}$$

where  $C_{0x}$  is the oxide capacitance and  $C_s$  is the semiconductor capacitance.

In accumulation region, as the majority charge carriers accumulates to the surface,  $C_s$  becomes much higher than  $C_{0x}$ . So, the oxide capacitance dominates.

$$C_g = C_{0x} (2.10)$$

In depletion region, the channel is depleted of majority carrier and including the depleted capacitance,  $C_g$  is given by

$$C_g = \frac{\varepsilon_{0x}}{t_{ox} + \frac{\varepsilon_{0x}}{\varepsilon_c} W}$$
 (2.11)

With further increase of gate voltage the channel gets inverted. At that time the oxide capacitance dominates again.

$$C_g = C_{0x} (2.12)$$

#### **2.3.2 SOI FET**

As the channel length gets reduced, modification of device structure became necessary for improved device performance. SOI MOSFETs are two types- partially depleted MOS and fully depleted MOS. In partially depleted MOS the front surface and back surface potentials are not mutually coupled. So they can be considered as two independent MOS that work like bulk MOSFET. As the channel length is reduced the channel becomes depleted of majority carriers and the structure is termed as fully depleted MOSFET. In FD SOI structure, the space charge layers are coupled so the front and back surface potential becomes coupled. In case of SOI structure, the overall capacitance is taken here as a series combination of front oxide, back oxide, channel and substrate capacitance as shown in Fig. 2.4.



Fig. 2.4: SOI FET structure and equivalent capacitance model

If total capacitance is taken as  $C_T$  then,

$$\frac{1}{C_T} = \frac{1}{C_{Fox}} + \frac{1}{C_{ch}} + \frac{1}{C_{Box}} + \frac{1}{C_{sub}}$$
 (2.13)

$$C_{Fox} = \frac{\varepsilon_{Fox}}{t_{Fox}} \tag{2.14}$$

$$C_{ch} = \frac{dQ_{ch}}{dV_G} \tag{2.15}$$

$$C_{Box} = \frac{\varepsilon_{Box}}{t_{Rox}} \tag{2.16}$$

$$C_{sub} = \frac{dQ_{sub}}{dV_G} \tag{2.17}$$

Here  $\mathcal{E}_{Fox}$  and  $\mathcal{E}_{Box}$  are front and back oxide permittivities and  $t_{Fox}$  and  $t_{Fox}$  represents the thicknesses of front and back oxides respectively.  $Q_{ch}$  and  $Q_{sub}$  represent the channel charges at the channel and substrate, respectively.

At reduced gate length, the SCE becomes severe. So, researchers are trying to find alternative materials that can replace silicon and show good device performance. III-V materials are strong candidate for this.

#### 2.4 C-V models for III-V FET

Because of the low effective mass of III-V based devices they show quantization effect. The gate capacitance of III-V based MOS devices can be explained by the inversion layer capacitance model. The inversion layer capacitance model consists of

- i) Quantum capacitance model and
- ii) Centroid capacitance model

#### 2.4.1 Inversion layer capacitance model

In this model the gate capacitance is taken as a series combination of oxide capacitance  $C_{ox}$  and inversion layer capacitance  $C_{inv}$ . The small effective mass of III-V materials causes the energy level to be quantized. The contribution of each quantized subband is taken as a parallel combination of each capacitance. For each subband, the inversion layer capacitance consists of the quantum capacitance  $C_Q$  and the centroid capacitance  $C_{cent}$ . In this model it is assumed that there is no doping underneath the channel. Here,

$$C_{inv} = \sum_{i} \left(\frac{1}{C_{Q_{-}i}} + \frac{1}{C_{cent_{-}i}}\right)^{-1}$$
 (2.18)

where,

$$C_{Q_{-i}} = \frac{4\pi m^* q^2 / h^2}{1 + exp[E_i - E_f] / kT}$$
(2.19)





Fig. 2.5: (a) III-V MOS structure (b) Equivalent gate capacitance circuit model for III-V MOS structure.

$$C_{cent\_i} = C_{Q\_i} \frac{\delta(E_f - E_i)}{\delta(E_i - E_c)}$$
(2.20)

So, the overall capacitance of the device can be evaluated if the location of each subband energy and Fermi levels are known. This model is solved numerically for all subbandenergy level by solving 1 D Poisson-Schrodinger.

#### 2.4.1.1 Quantum capacitance model

Quantum capacitance is very important for low density of state system. S. Luryi first introduced the concept of quantum capacitance [60]. Quantum capacitance comes into consideration when a 2DEG is formed in semiconductor surface or interface. Since the DOS is finite in the quantum well, the Fermi level needs to move up when the charge of the quantum well increases. This movement of Fermi-level requires energy and this conceptually corresponds to quantum capacitance. To induce channel charge in MOS structure the amount

of energy needed is given by  $\frac{Q_S^2}{2C_{ox}} + \frac{Q_S^2}{2C_Q}$  where  $Q_S$  is the total charge in the channel and  $C_{ox} = \frac{\varepsilon_{ox}}{t_{ox}}$ . The first term indicates the energy required for the electric field in the oxide layer and the second term is for the energy required to form a 2DEG in semiconductor layer. Normally, the insulator capacitance is smaller in contrast to quantum capacitance. So, the first term dominates in determining the gate capacitance. But as the devices are scaled down the quantum capacitance becomes comparable to oxide capacitance in nanometer regime.

III-V materials have smaller effective mass than silicon and, hence lower DOS. In a 3D bulk structure, the electron effective masses are considered to be  $m_x$ ,  $m_y$  and  $m_z$  which corresponds to the direction of movement. However, in 2D quantum well structure, depth direction is the direction of confinement and only parallel movement in the quantum well plane is allowed. In such quantum well we have two different kinds of effective mass: in-plane effective mass and perpendicular effective mass. The in plane effective mass is responsible for the transport property in the quantum well plane and determines 2D DOS. On the other hand, the perpendicular effective mass determines the subband energy levels.

In weak inversion region when  $(E_f < E_i)$ , the quantum capacitance is negligible and in strong inversion region  $(E_f > E_i)$ , the quantum capacitance is equal to  $4\pi m^* q^2/h^2$ . The quantum capacitance is sometimes referred to as the average DOS at the Fermi-level

### 2.4.1.2 Centroid capacitance model

The charges in the quantum well distributes as a bell shape distribution in the channel. Therefore, the physical distance of each charge is different from the metal gate. This effect is important in determining the total inversion layer capacitance of MOS devices. Furthermore, due to confinement in the quantum well, the centre of the charge distribution is

situated far from the barrier interface. The common method to include the charge distribution effect into the gate capacitance model is to determine an average charge distance from the interface between the barrier and the channel which is quite complicated [79]-[80]. Using inversion layer capacitance model, the centroid capacitance component can be calculated if the location of  $E_i$  and  $E_c$  with respect to  $E_f$  are known.

Some compact models have been proposed for III-V materials based symmetrical double gate MOS devices [81]-[82]. But, there are no such models for asymmetrical devices, where the effect of BOX capacitance becomes comparable to channel capacitance. So, the box capacitance becomes very significant. In the next chapter, we are proposing a capacitance model for III-V materials based asymmetrical double gate MOS devices.

## Chapter 3

# Proposed C-V model

# **Chapter Outlines**

- > Introduction
- ➤ Device structure
- ➤ Mathematical model
- > Threshold voltage model

#### 3.1 Introduction

Compact models are necessary for fast estimation of device characteristics in circuit simulations. Predictability is an important requirement for any effective compact model. Quantum mechanical and other complex physical phenomena determine the characteristics of modern semiconductor devices owing to the nanoscale dimensions and bandgap engineering. Thus empirical models fail to predict the characteristics of such devices. The motivation of this work is to develop a physics based general analytical model to simulate the gate C-V characteristics of XOI FET.

#### 3.2 Device structure

The XOI device structure studied in the research work is shown in Fig. 3.1. The device parameters are shown in the following table:

| Symbol                                                                          | Description                                | Value                                   |
|---------------------------------------------------------------------------------|--------------------------------------------|-----------------------------------------|
| $t_{\mathrm{ch}}$                                                               | Channel thickness                          | 7nm – 20nm                              |
| In <sub>0.3</sub> Ga <sub>0.7</sub> Sb or InAs <sub>0.7</sub> Sb <sub>0.3</sub> | Channel material                           |                                         |
| $t_{ m Fox}$                                                                    | Front oxide thickness (HfO <sub>2)</sub>   | 10nm                                    |
| $t_{ m Box}$                                                                    | Buried oxide thickness (SiO <sub>2</sub> ) | 50nm                                    |
| $N_D$                                                                           | Channel doping                             | 1*10 <sup>17</sup> cm <sup>-3</sup>     |
| k                                                                               | Boltzman constant                          | 1.38*10 <sup>-23</sup> JK <sup>-1</sup> |
| T                                                                               | Temperature                                | 300K                                    |

**Table 3.1: Device parameters of UTB XOI FET** 



Fig. 3.1: Schematic diagram of XOI FET.

#### 3.3 Mathematical model

The main objective of this study is to develop a general analytical compact model to express the gate voltage dependent capacitance characteristics of ultra-thin body (UTB) XOI FET. In case of UTB XOI FET, the C-V characteristic is different because of the discrete energy levels of such devices due to quantum confinement effect. For getting insight to the C-V characteristic, the quantum mechanical charge in different subbands of the channelneeds to becalculated [83]. To ensure charge equilibrium condition, the gate charge must be balanced by the quantum mechanical charge found at the channel and the substrate of the device [84]. As we have a thick buried oxide layer and the substrate is assumed to be undoped, the probability of substrate inversion and thereby, the carrier confinement in the substrate is assumed to be low. If the effect of substrate charge is considered negligible, the effective capacitance of the device can be expressed by,

$$C_G = -\frac{dQ_{ch}^{QM}}{dV_G} \tag{3.1}$$

The quantum mechanical charge,  $Q_{ch}^{QM}$  at the channel can be determined from the density of states (DOS) at the channel and Fermi Dirac distribution. But this calculation requires some careful attention. The strong quantum confinement along the thickness (x direction in Fig. 3.2(a)) discretizes the energy level of the channel. Two such discrete energy levels are shown in Fig. 3.2(a) by $E_1$  and  $E_2$ . Note that other directions (y and z) do not impose any quantum confinement effect to the transport of electrons. Thus, the solution of Schrodinger equation along these directions will be plane wave, that would ultimately give a two dimensional (2D) DOS for each discrete energy level.



Fig. 3.2: Potential and field distributions of XOI FET structure (a) Potential distribution and (b) field distribution.

For the  $i^{th}$  discrete energy level  $E_i$ , if the number of energy states (arises from 2D plane wave) in the energy between E and E + dE be N(E), then using 2D DOS the number of electrons can be obtained from

$$n = \frac{4\pi g m^* k T}{h^2} ln \left[ 1 + e^{(E_F - E_{min})/kT} \right]$$
 (3.2)

where g is the number of equivalent minima in conduction band,  $m^*$  is the effective mass, k is the Boltzmann constant, h is the Planck's constant, T is the temperature and  $E_F$  is the Fermi level.

Since the channel potential changes with gate bias, all the eigen levels as well as the conduction band minima goes downward. When an energy eigen level goes below  $E_F$ , that level gets populated. The minimum energy required to populate the  $i^{th}$  subband can be given by

$$E_{min} = E_C' + E_i = E_C - q\psi_{ch} + E_i \tag{3.3}$$

where  $\psi_{ch}$  is the potential that moves the bottom of the conduction band from  $E_{\mathcal{C}}$  to  $E_{\mathcal{C}}^{'}$ .

Using equation "(3.2)" and "(3.3)", the number of electrons per unit area in  $i^{th}$  subband can be determined and then summing over all the subbands, we get total charge per unit area

$$Q_{ch}^{QM} = -\frac{4\pi g m^* q k T}{h^2} \sum_{i} ln \left[ 1 + e^{(E_F - E_C + q\psi_{ch} - E_i)/kT} \right]$$
(3.4)

For the device structure shown in Fig. 3.1, the depth of quantum well is found to be greater than 4eV when  $In_{0.3}Ga_{0.7}Sb$  is used in the channel. This can be considered as infinite quantum well even for the lowest channel thickness (7nm), as long as up to  $2^{nd}$  eigen level is taken into consideration. Energy of higher subbandsare too high, and that is why infinite well approximation remains no longer valid. In our case,  $E_i$  (up to  $2^{nd}$  eigen level) is calculated solving Schrodinger equation in the infinite well approximation,

$$E_i = \frac{i^2 h^2}{8m^* t_{ch}^2} \tag{3.5}$$

where  $t_{ch}$  is the channel thickness. Using "(3.1)" and "(3.4)" the quantum capacitance,  $C_G$  can be expressed by

$$C_G = \frac{4\pi g m^* q^2}{h^2} \sum_{i} \frac{e^{(E_F - E_C + q\psi_{ch} - E_i)/kT}}{1 + e^{(E_F - E_C + q\psi_{ch} - E_i)/kT}} \frac{d\psi_{ch}}{dV_G}$$
(3.6)

In case of the  $1^{st}$  and  $2^{nd}$  subbands population the values of i are equal to 1 and 2, respectively.

To buildup the gate voltage dependent total capacitance relationship, we have to find a correlation between the channel potential and gate voltage. As the channel is doped with n type impurity using Gauss law we can write

$$\frac{d\xi}{dx} = \frac{q}{\xi_{ch}} (N_D - n) \tag{3.7}$$

Here  $N_D$  is the doping concentration,  $\mathcal{E}_{ch}$  is the dielectric constant of the channel material and  $\xi$  is the electric field. For fully depleted XOI, the quantum charge inside the channel is distributed along the thickness of the channel [84]. To avoid the complexity of mathematical calculation we adopt the delta-charge approximation, i.e. the distributed charge is assumed to be concentrated at FOX-channel interface (x = 0) and BOX-channel interface ( $x = t_{ch}$ ) as shown in Fig. 3.2(b). Therefore inside the channel "(3.7)" can be rewritten as

$$\frac{d\xi}{dx} = \frac{q}{\varepsilon_{ch}} N_D [0^+ < x < t_{ch}^-] \tag{3.8}$$

After integrating "(3.8)" we have,

$$\xi_{Bch} - \xi_{Fch} = \frac{q}{\varepsilon_{ch}} N_D t_{ch} \tag{3.9}$$

 $\xi_{Fch}$  and  $\xi_{Bch}$  are the electric field at the FOX-channel interface and channel-BOX interface respectively.

Equation "(3.9)" suggests that the channel electric field varies linearly, forming a trapezoidal nature as shown in fig. 3.2(b). Integrating this linearly varying field, we get the potential difference that is actually given by the area under the trapezoid.

If  $\psi_{sf}$  is the front surface potential and  $\psi_{sb}$  is the back surface potential of the channel, then

$$\psi_{sf} - \psi_{sb} = \frac{1}{2} (\xi_{Fch} + \xi_{Bch}) t_{ch}$$
 (3.10)

With the combination of "(3.9)" and "(3.10)" the front and back surface electric fields can be expressed by

$$\xi_{Fch} = \frac{\psi_{sf} - \psi_{sb}}{t_{ch}} - \frac{qN_D}{2\varepsilon_{ch}} t_{ch}$$
 (3.11)

and

$$\xi_{Bch} = \frac{\psi_{sf} - \psi_{sb}}{t_{ch}} + \frac{qN_D}{2\varepsilon_{ch}} t_{ch}$$
 (3.12)

As the electric flux is continuous in front oxide/channel interface, we can relate the electric field inside the FOX ( $\xi_{Fox}$ ) with the channel electric field ( $\xi_{Fch}$ ) while taking the quantum charge into consideration

$$\mathcal{E}_{Fox}\xi_{Fox} = \mathcal{E}_{ch}\xi_{Fch} - Q_{Fch}^{QM} \tag{3.13}$$

where 
$$\xi_{Fox} = \frac{V_{FG} - \phi_{msf} - \psi_{sf}}{t_{Fox}}$$

Rearranging "(3.13)" the front surface electric field can be written as

$$\xi_{Fch} = \frac{C_{Fox}}{\varepsilon_{ch}} \left( V_{FG} - \phi_{msf} - \psi_{sf} \right) + \frac{Q_{Fch}^{QM}}{\varepsilon_{ch}}$$
(3.14)

where  $C_{Fox} = \frac{\varepsilon_{Fox}}{t_{Fox}}$ 

Here  $V_{FG}$ ,  $\phi_{msf}$  and  $C_{Fox}$  are front gate voltage, front gate flat band potential and FOX capacitance, respectively.

Similarly, the back surface electric field can be written as

$$\xi_{Bch} = \frac{C_{Box}}{\varepsilon_{ch}} (\psi_{sb} - V_{BG} + \phi_{msb}) - \frac{Q_{Bch}^{QM}}{\varepsilon_{ch}}$$
(3.15)

where  $C_{Box} = \frac{\varepsilon_{Box}}{t_{Box}}$ 

Here  $V_{BG}$ ,  $\phi_{msb}$  and  $C_{Box}$  are back gate voltage, back gate flat band potential and BOX capacitance, respectively.

Substituting "(3.11)" into "(3.14)" the front gate voltage $V_{FG}$  can be given by

$$V_{FG} = \phi_{msf} + \psi_{sf} + \frac{\varepsilon_{ch}(\psi_{sf} - \psi_{sb})}{C_{Fox}t_{ch}} - \frac{Q_{Fch}^{QM}}{C_{Fox}} - \frac{qN_D}{2C_{Fox}}t_{ch}$$
(3.16)

Similarly, the back gate voltage  $V_{BG}$  can be given by

$$V_{BG} = \phi_{msb} + \psi_{sb} - \frac{\varepsilon_{ch}(\psi_{sf} - \psi_{sb})}{C_{Box}t_{ch}} - \frac{Q_{Bch}^{QM}}{C_{Fox}} - \frac{qN_D}{2C_{Box}}t_{ch}$$
(3.17)

with the combination of "(3.12)" and "(3.15)".

Equations "(3.4)", "(3.16)", and "(3.17)" are coupled with each other through the quantum mechanical charge. Therefore, these equations cannot be solved exactly independently. At this stage we neglect this coupling for the time being. When  $V_{BG} = 0V$ , putting  $Q_{Bch}^{QM} = 0$  and using "(3.17)" we get,

$$\psi_{sb} = \frac{\frac{\varepsilon_{ch}\psi_{sf}}{C_{Box}t_{ch}} + \frac{qN_D}{2C_{Box}}t_{ch} - \phi_{msb}}{1 + \frac{\varepsilon_{ch}}{C_{Box}t_{ch}}}$$
(3.18)

Putting this value into "(3.16)" we get

$$V_{G} = V_{FG} = \phi_{msf} + \psi_{sf} + \frac{\varepsilon_{ch}\psi_{sf}}{C_{Fox}t_{ch}} - \frac{\varepsilon_{ch}}{C_{Fox}t_{ch}} \left( \frac{\frac{\varepsilon_{ch}\psi_{sf}}{C_{Box}t_{ch}} + \frac{qN_{D}}{2C_{Box}}t_{ch} - \phi_{msb}}{1 + \frac{\varepsilon_{ch}}{C_{Box}t_{ch}}} \right) - \frac{Q_{Fch}^{QM}}{C_{Fox}} - \frac{qN_{D}}{2C_{Fox}}t_{ch} + \psi_{SCF}$$
(3.19)

Note that a self-consistent potential  $\psi_{SCF} = \alpha Q_{Fch}^{QM}/C_{ch}$  is added on the right hand side of "(3.19)", to balance the twosides by offsetting the error induced due to neglecting the coupling of potential equations with the channel charges. Here  $C_{ch} = \mathcal{E}_{ch}/t_{ch}$ , and  $\alpha$  is a self-consistent parameter. Value of  $\alpha$  is determined from a comparison between results obtained from analytical calculation and numerical simulation using Silvaco Atlas simulator. As the value depends on the channel material as well as on the thickness of the channel,  $\alpha$  must be calibrated for each particular device technology by comparing with either TCAD or experimental results. Note that its value does not have any dependency on the doping concentration. Figure 3.3 shows the value of  $\alpha$  for InGaSb and InAsSb at different channel thicknesses.



Fig. 3.3: Variation of the self-consistent parameter,  $\alpha$  as a function of channel thickness.

When the back gate potential,  $V_{BG}$  is set to 0V, then putting  $\psi_{ch} = \psi_{sf}$  and differentiating "(3.19)" with respect to  $V_G$  we get,

$$\frac{d\psi_{ch}}{dV_G} = \frac{1}{1 + \frac{\varepsilon_{ch}}{t_{ch}C_{Fox}} \left(1 - \frac{\varepsilon_{ch}}{\varepsilon_{ch} + t_{ch}C_{Box}}\right)} - \left(\frac{1}{C_{Fox}} - \frac{\alpha}{C_{ch}}\right) \frac{4\pi g \, m^* q^2}{h^2} \sum_{i} \frac{e^{(E_F - E_C + q\psi_{ch} - E_i)/kT}}{1 + e^{(E_F - E_C + q\psi_{ch} - E_i)/kT}} \tag{3.20}$$

Then using "(3.6)" and "(3.20)", the gate capacitance can be expressed as

$$C_{G} = \frac{\frac{4\pi g \, m^{*} q^{2}}{h^{2}} \sum_{i} \frac{e^{(E_{F} - E_{C} + q\psi_{ch} - E_{i})/kT}}{1 + e^{(E_{F} - E_{C} + q\psi_{ch} - E_{i})/kT}}}{1 + \frac{\varepsilon_{ch}}{t_{ch} C_{Fox}} \left(1 - \frac{\varepsilon_{ch}}{\varepsilon_{ch} + t_{ch} C_{Box}}\right)} - \left(\frac{1}{C_{Fox}} - \frac{\alpha}{C_{ch}}\right) \frac{4\pi g \, m^{*} q^{2}}{h^{2}} \sum_{i} \frac{e^{(E_{F} - E_{C} + q\psi_{ch} - E_{i})/kT}}{1 + e^{(E_{F} - E_{C} + q\psi_{ch} - E_{i})/kT}}$$
(3.21)

#### 3.4 Threshold voltage model

To improve the packing density of transistor, scaling of threshold voltage is necessary. As subthreshold leakage depends on threshold voltage, the proper choice of threshold voltage determines the overall performance of the device. Here, the threshold voltage is defined as the gate voltage required to populate the eigenenergy levels of the channel material. When  $\psi_{sf} = \psi_{ch} = E_i/q$ , then  $V_G = V_{Ti}$  where i is the number of eigen level. Equation "(3.19)" can be written as

$$V_{Ti} = \phi_{msf} + E_{i}/q + \frac{\varepsilon_{ch}E_{i}}{C_{Fox}t_{ch}q} - \frac{\varepsilon_{ch}}{C_{Fox}t_{ch}} \left( \frac{\frac{\varepsilon_{ch}E_{i}}{C_{Box}t_{ch}q} + \frac{qN_{D}}{2C_{Box}}t_{ch} - \phi_{msb}}{1 + \frac{\varepsilon_{ch}}{C_{Box}t_{ch}}} \right) - \frac{Q_{Fch}^{QM}}{C_{Fox}} - \frac{qN_{D}}{2C_{Fox}}t_{ch} + \psi_{SCF}$$
(3.22)

when  $\psi_{ch} = E_1/q$ ,  $V_G = V_{T1}$  and  $\psi_{ch} = E_2/q$ ,  $V_G = V_{T2}$  and so on. Thus, using "(3.22)", multiple threshold voltages can be obtained for such UTB devices.

### Chapter 4

# Results and Discussions

## **Chapter Outlines**

- > Introduction
- ➤ Charge-voltage characteristics
- ➤ Capacitance-Voltage characteristics
  - Effect of channel thickness
  - Effect of channel doping
  - Effect of channel composition
  - Effect of temperature
  - Effect of BOX thickness
- > Threshold voltage

#### 4.1 Introduction

The charge voltage and capacitance voltage characteristics curves of ultra thin body XOI FET are very important to analyze the device performance of FET devices. The energy quantization phenomenon of UTB structure makes the C-V curves of such devices different from those of conventional FET devices. The effect of different device parameters such as channel thickness, channel composition, doping etc. on C-V curve is studied here. The multithreshold voltage condition of such III-V materials based devices is also discussed in this section.

#### 4.2 Charge-Voltage characteristics of XOI FET

The amount of charge at the channel determines the capacitance of MOS devices. The variation of channel charge with channel potential is shown in Fig. 4.1(a). At increased channel potential, higher eigen states start to populate which in turn increases the charge in the channel as well as the slope of the curve. The change in channel potential with gate voltage is also shown in Fig. 4.1(b). The variation of the channel potential as well as channel charge as a function of gate voltage follows multiple slope due to the gate voltage dependent population of eigen states in the channel.





Fig. 4.1: Variation of (a) channel charge with channel potential and (b) channel potential with gate voltages of  $7 \text{nm In}_{0.3} \text{Ga}_{0.7} \text{Sb-on-Insulator FET}$ 

### 4.3 Capacitance-Voltage (C-V) characteristics of XOI FET

#### 4.3.1 Effect of channel thickness:

Unlike bulk and SOI MOSFET, XOI FET exhibits staircase nature in C-V characteristic with channel thickness as seen in Fig. 4.2(a), which arises due to the population of multiple energy subbnds with applied gate voltages. When a positive gate voltage is applied, the energy subbands go below the Fermi level and get populated. The first subband is said to be populated when the Fermi level lies in between first and second subbands. With further increase in gate voltage, the second subband goes below the Fermi level and gets populated.

As shown in Fig. 4.2(a), for 7nm channel of  $In_{0.3}Ga_{0.7}Sb$ -on-Insulator FET, the gate capacitance increases from 0 to 8.28fF/ $\mu$ m for the variation of gate voltage from  $V_G = 0V$  to  $V_G = 0.50 V$  and then remain constant up to the gate voltage  $V_G = 1.95V$ , that is termed as

"first stair" or "first step constant-capacitance-region (CCR)" [85]. After that, with increasing gate voltage the capacitance increases from 9.54 fF/ $\mu$ m to 11.11 fF/ $\mu$ m up to the gate voltage  $V_G = 2.22V$  and then remains constant up to  $V_G = 3V$ . This region is defined as second-step CCR. This nature of C-V is not consistent with the C-V obtained from the conventional MOSFET. The results obtained from the analytical model are compared with the numerical analysis (SILVACO ATLAS) which shows an excellent agreement for 7nm and 10 nm channel thickness. But for 15nm and 20nm channel thickness a reasonable agreement is found. It is attributed to the fact that at this thickness the staircase nature almost disappears and acts like conventional SOI MOSFET. The reason for staircase disappearance is that the energy difference between the eigen states reduces at increased channel thickness, which leads to have easy movement of carriers in energy subbands [85]. Both the numerical and analytical results suggest that the staircase nature completely disappears at a channel thickness of 20nm.

To confirm the generalized characteristics of the model it is further applied to study the C-V characteristics of InAs<sub>0.7</sub>Sb<sub>0.3</sub>-on-Insulator FET. Fig. 4.2(b) shows that the analytical and numerical results are in excellent agreement and show the same trend as In<sub>0.3</sub>Ga<sub>0.7</sub>Sb-on-Insulator FET. However, in the later case a higher gate voltage is required to populate the channel owing to the low effective mass of InAs<sub>0.7</sub>Sb<sub>0.3</sub>-on-Insulator FET. The staircase nature in this case also almost disappears at a channel thickness of 20nm.

Fig. 4.2(a) and (b) also show that, for the positive gate voltage, the C-V curve shifts toward left with increasing channel thicknesses. As the energy eigen value of each subband reduces with increasing channel thickness, the difference between  $1^{st}$  eigen and  $E_F$  at zero gate bias reduces. As a result, lower gate voltage is required to populate the  $1^{st}$  eigen level, resulting the left shift in  $1^{st}$  step CCR. Similarly, reduction of energy of the  $2^{nd}$  eigen and Fermi level causes the left shift in  $2^{nd}$  step CCR. The reduction of the difference between  $1^{st}$  and  $2^{nd}$  eigen



Fig. 4.2: Comparison between analytical (solid lines) and numerical (dotted lines) results (a) $In_{0.3}Ga_{0.7}Sb$ -on-Insulator FET and (b)  $InAs_{0.7}Sb_{0.3}$ -on-Insulator FET at different channel thicknesses.



Fig. 4.3: Channel potential dependent capacitance of  $In_{0.3}Ga_{0.7}Sb$ -on-Insulator FET at channel thicknesses of 3nm, 4nm and 5nm.

energies causes the width of the 1st step CCR to be smaller at higher channel thickness.

Fig. 4.3 shows the variation of channel capacitance of In<sub>0.3</sub>Ga<sub>0.7</sub>Sb-on-Insulator FET at channel thicknesses of 3nm to 5nm. It is also seen that at reduced channel thickness higher gate voltage is required to invert the channel. Although the device carries the essential physics of such devices, the value of self-consistent parameter needs to be adjusted for exact capacitance value.

### 4.3.2 Effect of Channel Doping:

Fig. 4.4(a) and (b) show the doping concentration dependent shifts in C-V curve of  $In_{0.3}Ga_{0.7}Sb$ -on-Insulator FET and  $InAs_{0.7}Sb_{0.3}$ -on-Insulator FET. As the doping density increases, the difference between energy eigen level and the Fermi energy decreases. This causes a left shift in the C-V curves. The value of the eigen energy does not depend on the channel doping, so it neither affects the staircase nature nor the width of  $1^{st}$  or  $2^{nd}$  step CCR of



Fig. 4.4: Comparison between analytical (solid lines) and numerical (dotted lines) results (a)  $In_{0.3}Ga_{0.7}Sb$ -on-Insulator FET and (b)  $InAs_{0.7}Sb_{0.3}$ -on-Insulator FET at different doping concentration.

the C-V characteristics. The numerical and analytical results show good agreement in both cases. Note that our analytical model is general. Beside InGaSb and InAsSb XOI, the model

can be used to study the C-V characteristics of ultra thin body XOI FET with other III-V materials in the channel as well.

#### **4.3.3** Effect of Channel Composition:

Fig. 4.5 shows the composition dependent C-V curve of XOI FET. The capacitance is found to have composition dependence and changes rapidly with gate voltage upto  $V_G$ =0.5V. Then, with increasing gate voltage the capacitance in both  $1^{st}$  and  $2^{nd}$  step CCR increases for increased Ga composition. This is owing to the fact that the density of state increases with increased Ga composition. Also, the differences between  $1^{st}$  and  $2^{nd}$  eigen state decreases with increasing Ga composition. As a result lower gate voltage is required for transition from  $1^{st}$  to  $2^{nd}$  step CCR which causes a left shift of the C-V curve.



Fig. 4.5: Comparison between analytical (solid lines) and numerical (dotted lines) results of In<sub>0.3</sub>Ga<sub>0.7</sub>Sb-on-Insulator FET at different channel material composition.

### **4.3.4 Effect of Temperature:**

Effect of temperature on C-V curve is shown in Fig. 4.6. It is seen that temperature has no effect on 1<sup>st</sup> and 2<sup>nd</sup> step CCR because the eigen energy is independent of temperature. Also, the thermal voltage (.026V) is very low in comparison to the energy difference between Fermi level and 1<sup>st</sup> eigen level as well as the difference between 1<sup>st</sup> and 2<sup>nd</sup> eigen level. The slope of the transition from minimum point to 1<sup>st</sup> step CCR and so from 1<sup>st</sup> step to 2<sup>nd</sup> step CCR becomes steeper at reduced temperature which leads to better subthreshold slope hence better turn on characteristics.



Fig. 4.6: Comparison between analytical (solid lines) and numerical (dotted lines) results of  $In_{0.3}Ga_{0.7}Sb$ -on-Insulator FET at different temperature.

#### 4.3.5 Effect of BOX thickness

Figure 4.7 shows the effect of box thickness on C-V curve of  $In_{0.3}Ga_{0.7}Sb$ -on-Insulator FET for 7nm to 20nm box thicknesses. Change of BOX thickness doesn't change the eigen levels. Hence the overall capacitance remains almost constant. Although, a small variation in the second eigen level is observed in the analytical graph due to a higher variation of the channel potential with gate voltage,  $\frac{d\psi_{ch}}{dV_G}$ . The values of the self-consistent parameter at different box thickness are shown in Fig. 4.6(c).



Fig. 4.7: Comparison between (a) numerical and (b) analytical results of In<sub>0.3</sub>Ga<sub>0.7</sub>Sb-on-Insulator FET at different box thicknesses and (c) variation of self-consistent parameter at different box thicknesses.

### 4.4 Threshold Voltage

In CMOS, multi-threshold condition is important for the optimization of device power and switching delay. Using multi-threshold condition low power MOS devices has been proposed [86] and also using this concept MOS current mode Ex-OR gate [87] has been implemented. Also, the concept of high speed voltage flip flops using multi threshold condition [88] has been studied. Here, the gate voltage at which  $1^{\text{st}}$  and  $2^{\text{nd}}$  eigen state populates is termed as  $V_{T1}$  and  $V_{T2}$ , respectively. The variation of threshold voltage with channel thickness is calculated using (3.22) and shown in Fig. 4.8. At lower channel thickness, the value of the eigen energy level is higher. Hence, higher gate voltage is required to invert the channel. So, the threshold voltage is higher at reduced channel thickness.



Fig. 4.8: Threshold voltage of In<sub>0.3</sub>Ga<sub>0.7</sub>Sb-on-Insulator FET at different channel thicknesses.

# Chapter 5

# **Concluding Remarks**

# **Chapter Outlines**

- > Conclusion
- > Recommendation for future work

### **5.1 Conclusion**

A generalized analytical model is developed here that can suitably explain the gate voltage dependent C-V characteristics of III-V based ultra thin body XOI FET. To investigate the accuracy of the model, we have compared analytical results with numerical calculations from Silvaco Atlas.It is found that the C-V characteristics of ultra thin body XOI FET possess a unique staircase nature due to quantum confinement effect. The gate capacitance varies from 0 to 8.28fF/ $\mu$ m for gate voltage variation of  $V_G = 0V$  to  $V_G = 0.50 V$  and then remain constant up to the gate voltage $V_G = 1.95V$  that is termed as first step CCR. After that, with increasing gate voltage the capacitance increases from 9.54 fF/µm to 11.11fF/µm up to the gate voltage  $V_G = 2.22V$  and then remains constant up to  $V_G = 3V$ . The second constant step region is termed as second step CCR. This nature almost disappears when channel thickness become more than 20nm and resembles like traditional MOS devices. It is seen that the doping concentration does not effect the capacitance because the eigen energy does not depend on channel doping. But, the reduction of energy differences between eigen energy level and Fermi level with gate voltage causes a left shift of C-V curve. For increased Ga composition of InGaSb based XOI FET, the value of capacitance is found higher due to the increased density of states. The reduced energy differences between 1<sup>st</sup> and 2<sup>nd</sup> eigen level at increased Ga composition causes a left shift in C-V curve. Temperature and box thickness has very little impact on C-V curve because the eigen energy is independent of both temperature and box thickness. It is also seen that, the staircase nature of C-V curve allows to extract muli-threshold voltage which is important for improved device performance. At reduced channel thickness, the eigen energy level is higher. So, higher gate voltage is required to invert the channel which leads to higher threshold voltage at reduced channel thickness.

### 5.2 Recommendation for future work

The future research can be extended by including theeffect of interface trap sates, fixed oxide charge on C-V curve of XOI FET. The effect of drain/source and substrate capacitance on C-V curve can also be studied. An analytical model for the current-voltage characteristics curve of such devices can be developed. Prospect of other emerging materials uch as molybdenum disulfide (MoS<sub>2</sub>) on device characteristics can also be studied.

# Bibliography

- [1] S.J. Wind, D.J. Frank, and H.-S. Wong, "Scaling silicon MOS devices to their limits Microelectronic Engineering", *Microelectron. Eng.*, vol. 32, no. 1-4, pp. 271-282, 1996.
- [2] G. E Moore, "Cramming more components into integrated circuits", *Electronics*, vol. 38, no. 8pp.114-117, 1965.
- [3] K. Suzuki, T. Tanaka, Y. Tosaka, H. Horie, and Y. Arimoto, "Scaling theory for Double-Gate SOI MOSFET's," *IEEE Trans. Electron Devices*, vol. 40, no. 12, pp. 2326-2329, 1993.
- [4] D.Vasileska, D. K. Schroder, and D. K. Ferry, "Scaled silicon MOSFET's: Degradation of the total gate capacitance," *IEEE Trans. Electron Devices*, vol. 44, no. 4, pp. 584-587, 1997.
- [5] R.H. Dennard, F.H. Gaensslen, V.L. Rideout, E. Bassous, amd A.R. LeBlanc, "Design of ion-implanted MOSFET's with very small physical dimensions," *IEEE J. Solid-State Circuits*, vol. SC-9, no. 5, pp. 256-268, 1974.
- [6] I. Ferain, C. A. Colinge and J.P. Colinge, "Multigate transistors as the future of classical metal-oxide-semiconductor field-effect transistors", *Nature*, vol.479, no. 7373, pp. 310-316, 2011.
- [7] D. Buchanan, "Scaling the Gate Dielectric: Materials, Integration, and Reliability", *IBM J. Res. and Dev.* vol. 43, no. 3, pp. 245-264, 1999.
- [8] M. L. Green, E. P. Gusev, R. Degraeve, and E. Garfunkel, "Ultrathin (<4 nm) SiO<sub>2</sub> and Si-O-N Gate Dielectrics Layers for Silicon Microelectronics: Understanding the Processing, Structure and Physical and Electrical Limits", *J. Appl. Phys.*, vol. 90, no. 5, pp. 2057, 2001.
- [9] M. Horowitz, E. Alon, D. Patil, S. Naziger, R. Kumar, K. Bernstein, "Scaling, power, and the future of CMOS", *Electron Devices Meeting*, pp.7-15, 2005.
- [10] T Ghani, "Challenges and Innovations in Nano-CMOS Transistor Scaling", <a href="http://microlab.berkeley.edu/text/seminars/slides/TahirGhani.pdf">http://microlab.berkeley.edu/text/seminars/slides/TahirGhani.pdf</a>. Nov. 2009.
- [11]G. K. Celler and S. Cristoloveanu, "Frontiers of silicon-on-insulator," *J. Appl. Phys.*, vol. 93, no. 9, pp. 4955–4978, 2003.
- [12]V. Venkataraman, S. Nawal, and M. J. Kumar, "Compact analytical threshold voltage model of nanoscale fully depleted strained-Si on Silicon–Germanium-on-Insulator (SGOI) MOSFETs," *IEEE Trans. Electron Devices*, vol. 54, no. 3, pp. 554-562, 2007.

- [13] C.Choi, Y. Wu, J. Goo, Z.Yu, and R. W. Dutton. "Capacitance reconstruction from measured C–V in high leakage, Nitride/Oxide MOS." *IEEE Trans. Electron Devices*, vol. 47, no. 10, pp. 1843-1850, 2000.
- [14] L. D. Yau, "A simple theory to predict threshold voltage of short channel IGFET's", *Solid Slate Electron.*, vol. 17, no. 10, pp. 1059-1063, 1974.
- [15]L. T. Su, J. B. Jacobs, J. E. Chaung, and D. A. Antoniadis, "Deep-submicrometer channel design in silicon-on-insulator (SOI) MOSFET'," *IEEE Electron Device Lett.*, vol. 15, no. 5, pp. 366-369, 1994.
- [16]K. Imai, H. Onishi, K. Yamaguchi, K. Inoue, Y. Matsubara, A. Ono, and T. Horiuchi, "A 0.18 µm Fully Depleted CMOS on 30 nm thick SOI for sub-1.0 V operation," *Symp. VLSI Tech. Dig.*, pp. 116-117, 1998.
- [17] R. R. Troutman, "VLSI limitation from drain-induced barrier lowering," *IEEE Trans. Electron Devices*, vol. 26, no. 4, pp. 461–469, 1979.
- [18] Y. Cheng, M.-C. Jeng, Z. Liu, J. Huang, M. Chan, K. Chen, P. K. Ko, and C. Hu, "A Physical and Scalable I-V Model in BSIM3v3 for Analog/Digital Circuit Simulation," *IEEE Trans. Electron Devices*, vol. 44, no. 2, pp. 277-287, 1997.
- [19]T. A. Fjeldly, T. Ytterdal, and M. Shur, "Introduction to Device Modeling and Circuit Simulation", Wiley, 1998.
- [20]N. Arora, "MOSFET Models for VLSI Circuit Simulation", Springer Verlag, 1993.
- [21] N. G. Tarr, D. J. Walkey, M. B. Rowlandson, S.B. Hewitt and T. W. MacElwee, "Short-channel effects on MOSFET subthreshold swing" *Solid State Electron.*, vol. 38, no. 3, pp. 697–701, 1995.
- [22]S. M. Sze, "Physics of Semiconductor Devices", Wiley, 1981.
- [23]Y. Taur and T. H. Ning, "Fundamentals of modern VLSI devices", Wiley, 1998.
- [24] T. Ghani, M. Armstrong, C. Auth, P. Charvat, G. Glass, T. Hoffmann, K. Johnson, C. Kenyon, J. Klaus, B. McIntyre, K. Mistry, A. Murthy, J. Sandford, M. Silberstein, S. Sivakumar, P. Smith, K. Zawadzki, S. Thompson, and M. Bohr "A 90 nm high volume manufacturing logic technology featuring novel 45nm gate length strained silicon CMOS transistors", *Int. Electron Devices Meeting Tech. Digest*, pp. 407-410, 2003.
- [25]R. H. Yan, A. Ourmazd and K. F. Lee, "Scaling the Si MOSFET: From Bulk to SOI to Bulk," *IEEE Trans. Electron Devices*, vol. 39, no. 7, pp. 1704-1710,1992.

- [26] S.Cristoloveanu and S. Li, "Electrical Characterization of SOI Materials and Devices", Kluwer Academic Publishers, 1995.
- [27]M. I. Current, S. W. Bedell, I. J. Malik, L. M. Feng, F. J. Henley, "What is the future of sub-100nm CMOS: Ultrashallow junctions or ultrathin SOI?," *Solid State Technology*, vol. 43, no. 9. pp. 66-77, 2000.
- [28] W. C. Lee et al., "Modeling CMOS tunneling currents through ultrathin gate oxide due to conduction and valence band electron and hole tunneling", *IEEE Trans. Electron Devices*, vol. 48, no. 7, pp. 1366-1373, 2001.
- [29] E. P. Gusev, V. Narayan, M. M. Frank, "Advanced high-k dielectric stacks with polySi and metal gates: Recent progress and current challenges", *IBM J. Res. and Dev.*, vol. 50, no.4-5, pp. 387-410, 2006.
- [30] D. Lu, "Compact Models for Future Generation CMOS", Phd. Dissertation, Department of Electrical Engineering, University of California at Berkeley, May 30, 2011.
- [31]J. P. Lolinge, "FinFETs and Other Multi-gate Transistors", Springer, 2008.
- [32] C. C. Yeh, et. Al, "A low operating power FinFET transistor module featuring scaled gate stack and strain engineering for 32/28nm SoC technology", *IEEE Electron Devices Meeting*, pp. 772-775, 2011.
- [33] C. Leland, C. Yang-Kyu, J. Kedzierski, N. Lindert, X. Peiqi, J. Bokor, H. Chenming, and K.Tsu-Jae, "Moore's law lives on [CMOS transistors]," *IEEE Circuits and Devices Magazine*, vol. 19, no. 1, pp. 35-42, 2003.
- [34] C. Hu, "MOS Transistor, Modern Semiconductor Devices for Integrated Circuits", PrenticeHall, Ch. 6, 2009.
- [35] J. P.Colinge, "Analytical model for the high-temperature behaviour of the subthreshold slope in MuGFETs" *Microelectron.Eng.*, vol. 86, no. 10, pp. 2067-2071, 2009.
- [36] F. L. Yang, H. Y. Chen, F. C. Chen, Y. L. Chan, K. N. Yang, C. J. Chen, H. J. Tao, Y. K. Choi, M. S. Liang, and C. Hu, "35 nm CMOS FinFETs", *Digest of Technical papers, Symposium on VLSI Technology*, pp. 104-105, 2002.
- [37] K. von Arnim et al, "A low-power milti-gate FET CMOS technology with 13.9ps inverter delay, large-scale integrated high performance digital circuits and SRAM", *Digest of Technical Papers, Symposium on VLSI Technology*, pp. 106-107, 2007.
- [38] J. Kedzierski et al., "Metal-gate FinFET and fully-depleted SOI devices using total gate silicidation", *Int. Electron Devices Meeting Tech. Digest*, pp. 247-250, 2002.

- [39] J. Kavalieros et al., "Tri-gate transistor architecture with high-k gate dielectrics, metal gates and strain engineering", *Digest of Technical papers, Symposium on VLSI Technology*, pp. 50-51, 2006.
- [40] M. Chi," Challenges in Manufacturing FinFET at 20nm node and beyond, Technology Development", Global Foundries, Malta, NY, USA.
- [41] K. Shin, "Technologies for enhancing multi-gate Si MOSFET performance", Phd. Dissertation, Department of Electrical Engineering, University of California, Berkeley, Dec. 11, 2006.
- [42] M. W. Meinhold, "X-ray lithographic alignment and overlay applied to double-gate MOSFET fabrication", Phd. Dissertation , Department of Electrical Engineering , Massachusetts Institute of Technology, May 1, 2003.
- [43] S. Zhang, X. Lin, R. Huang, R. Han, and M. Chan, "A self-aligned, electrically separable double-gate MOS transistor technology for dynamic threshold voltage application," *IEEE Trans. Electron Devices*, vol. 50, no. 1, pp. 2297-2299, 2003.
- [44]D. Hisamoto, W.-C. Lee, J. Kedzierski, H. Takeuchi, K. Asano, C. Kuo, E. Anderson, T.-J.King, J. Bokor, and C. Hu, "FinFET-a self-aligned double-gate MOSFET scalable to 20nm," *IEEE Trans. Electron Devices*, vol. 47, no., pp. 2320-2325, 2000.
- [45] M. Masahara, Y. Liu, T. Sekigawa, S. Hosokawa, K. Ishii, T. Matsukawa, H. Tanoue, K. Sakamoto, H. Yamauchi, S. Kanemaru, H. Koike, and E. Suzuki, "Demonstration of threshold voltage control techniques for vertical-type 4-terminal double-gate MOSFETs (4T-DGFET)," *Proc. of 34th European SolidState Device*, pp.73-76, 2004.
- [46] L. Mathew, Y. Du, A. V. Y. Thean, M. Sadd, A. Vandooren, C. Parker, T. Stephens, R. Mora, R. Rai, M. Zavala, D. Sing, S. Kalpat, J. Hughes, R. Shimer, S. Jallepalli, G. Work-man, W. Zhang, J. G. Fossum, B. E. White, B. Y. Nguyen, and J. Mogab, "CMOS Vertical Multiple Independent Gate Field Effect Transistor (MIGFET)," *Proc. of IEEE international SOI*, pp. 187-189, 2004.
- [47] A. Nainani, Z. Yuan, T. Krishnmohon, B.R. Bennett, J. B. Boss, M. Reason, M. G. Ancona, Y. Nishi and K.C.Saraswat "InxGa1-xSb channel p-metaloxide semiconductor field effect transistors: Effect of strain and heterostructure design", *J. Appl. Phys.*, vol. 110, no. 1, pp. 0145031-0145039, 2011.
- [48] S. Mokkapati and C. Jagadish, "III-V compound SC for optoelectronic devices", *Materialstoday*, vol. 12, no.4, pp. 22-32,2009.
- [49] H. Ko, K. Takei, R. Kapadia, S. Chuang, H.Fang, P. W. Leu, K. Ganapathi, E.Plis, H. Kim, S.Chen, M. Madsen, A. C. Ford, Y.Chueh, S. Krishna, S. Salahuddin and A. Javey

- "Ultrathin compound semiconductor on insulator layers for high-performance nanoscale transistors", *Nature*, vol. 468, no. 7321, pp. 286-289, 2010.
- [50] H. Becke, R. Hall, and J. White, "Gallium Arsenide MOS Transistors," *Solid State Electron.*, vol. 8, no. 10, pp. 813-816, 1965.
- [51] Y. Xuan, Y. Q. Wu, and P. D. Ye, "High-performance inversion-type enhancement-mode InGaAs MOSFET with maximum drain current exceeding 1A/mm," *IEEE Electron Device Lett.*, vol. 29, no. 4, pp. 294-296, 2008.
- [52] M. K. Hudait, G. Dewey, S. Datta, J. M. Fastenau, J. Kavalieros, W. K. Liu, D. Lubyshev, R. Pillarisetty, W. Rachmady, M. Radosavljevic, T. Rakshit, and R. Chau, "Heterogeneous integration of enhancement mode In0.7 Ga 0.3As quantum well transistor on silicon substrate using thin (<= 2 gm) composite buffer architecture for high-speed and low-voltage (0.5V) logic applications," *Int. Electron Devices Meeting*, pp. 625-628, 2007.
- [53] M. Radosavljevic, B. Chu-Kung, S. Corcoran, G. Dewey, M. K. Hudait, J. M. Fastenau, J. Kavalieros, W. K. Liu, D. Lubyshev, M. Metz, K. Millard, N.Mukherjee, W. Rachmady, U. Shah, and R. Chau, "Advanced High-K Gate Dielectric for High-Performance Short-Channel In0.7Ga0.3As Quantum Well Field Effect Transistors on Silicon Substrate for Low Power Logic Applications," *Int. Electron Devices Meeting*, pp. 292-295, 2009.
- [54] G. Dewey, M. K. Hudait, K. Lee, R. Pillarisetty, W. Rachmady, M. Radosavljevic, T. Rakshit, and R. Chau, "Carrier transport in high-mobility III-V quantum-well transistors and performance impact for high-speed low-power logic applications," *IEEE Electron Device Lett.*, vol. 29, no. 10, pp. 1094-1097, 2008.
- [55]. D. H. Kim and J. A. del Alamo, "Scalability of sub-100 nm thin-channel InAs PHEMT's," *Proc. on Indium Phosphide & Related Material*, pp. 132-135, 2009.
- [56] J. A. del Alamo, "Nanometre-scale electronics with III–V compound semiconductors," *Nature*, vol. 479, no. 7373, pp. 317-323, 2011.
- [57] Annesh Nainani, "High Performance III-V p-MOSFET" Ph. D Dissertation, Stanford University, California, May 2011.
- [58]J. Chen, R. Solomon, T.-Y. Chan, P.-K. Ko, and C. Hu, "A CV technique for measuring thin SOI film thickness," *IEEE Electron Device Lett.*, vol. 12, no. 8, pp. 453-455, 1991.
- [59] M. Shina, M. Shia, M. Mouisa, A. Crosb, E. Josseb, G. Kimc, G. Ghibaudoa, "Full split C–V method for parameter extraction in ultra thin BOX FDSOI MOS devices," *Solid-State Electron.*, vol. 99, pp. 104–107, 2014.

- [60] Roman Engel-Herbert, Yoontae Hwang, and Susanne Stemmer, "Comparison of methods to quantify interface trap densities at dielectric/III-V semiconductor interfaces," *J. Appl. Phys.*, vol. 108, no. 12, pp. 124101, 2010.
- [61] E. H. Nicollian and J. R. Brews, "MOS (Metal Oxide Semiconductor) Physics and Technology", Wiley, 1982.
- [62] P. D. Ye: "Main determinants for III-V metal-oxide-semiconductor field-effect-transistors," *J. Vac. Sci. Technol.*,vol. 26, no. 4, pp. 697-704, 2008.
- [63]Y. Xuan, P.D. Ye, and T. Shen: "Substrate engineering for high-performance surface-channel III-V metal-oxide-semiconductor field-effect transistors," *Appl. Phys. Lett.*, vol. 91, no. 23, pp. 232107, 2007.
- [64] J. Robertson: "Model of interface states at III-V oxide interfaces," *Appl. Phys. Lett.*, vol. 94, no. 15, pp. 152104, 2009.
- [65]J. Robertson and B. Falabretti, "Band offsets of high K gate oxide on III-V semiconductors," *J. Appl. Phys.*, vol. 100, no. 1, pp. 014111, 2006.
- [66] W. Wang, D. M. Zhernokletov, Santosh K. C., R. C. Longo, R. M. Wallace, and K. Cho, K. Xiong, "Interfacial bonding and electronic structure of HfO2/GaSb interfaces: A first principles study," *Appl. Phys. Lett.*, vol. 102, no. 2, pp. 022901-022901, 2013.
- [67] V. Tokranova, M. Yakimova, S. Madisettia, A. Greenea, S. Novaka, R. Moorea, H. Bakhrua and S. Nagaiaha, "In Situ Deposited HfO2 with Amorphous-Si Passivation as a Potential Gate Stack for High Mobility (In)GaSb- Based P-MOSFETs," *ECS Trans.*, vol. 41, no. 3, pp. 223-230, 2011.
- [68] E.J. Kim, E. Chagarov, J. Cagnon, Y. Yuan, A.C. Kummel, P.M. Asbeck, S.Stemmer, K.C. Saraswat, and P.C. McIntyre,"Atomically Abrupt and Unpinned Al2O3/ In0.53Ga0.47As Interfaces: Experiment and Simulation, "*J. Appl. Phys.*, vol. 106, no. 12, pp. , 2009. 124508-1-8 (2009).
- [69]S. Koveshnikov, N. Goel, P. Majhi, H. Wen, M. B. Santos, S. Oktyabrsky, V. Tokranov, R. Kambhampati, R. Moore, F. Zhu, J. Lee, and W. Tsai, "In0.53Ga0.47As based metal oxide semiconductor capacitors with atomic layer deposition ZrO2 gate oxide demonstrating low gate leakage current and equivalent oxide thickness less than 1 nm"*Appl. Phys. Lett.*, *vol.* 92, no. 22, pp. 222904, 2008.
- [70]G. Brammertz, H. C. Lin, M. Caymax, M. Meuris, M. Heyns, and M. Passlack, "On the interface state density at In0.53Ga0.47AsIn0.53Ga0.47As/oxide interfaces", *Appl. Phys. Lett.*, vol. 95, no. 20, pp. 202109, 2009.

- [71] N. Goel, P. Majhi, W. Tsai, M. Warusawithana, D. G. Schlom, M. B. Santos, J. S. Harris, and Y. Nishi, "High-indium-content InGaAs metal-oxide-semiconductor capacitor with amorphous LaAlO3 gate dielectric" *Appl. Phys. Lett.*, *vol.* 91, no. 9, pp. 093509, 2007.
- [72]Y. Xuan, Y. Q. Wu, H. C. Lin, T. Shen, and P. D. Ye, "Submicrometer Inversion-Type Enhancement-Mode InGaAs MOSFET With Atomic-Layer-Deposited Al2O3 as Gate Dielectric" *IEEE Electron Device Lett.*vol. 28, no. 11, pp. 935-938, 2007.
- [73]H. C. Lin, G. Brammertz, K. Martens, G. de Valicourt, L. Negre, W.-E. Wang, W. Tsai, M. Meuris, and M. Heyns, "The Fermi-level efficiency method and its applications on high interface trap density oxide-semiconductor interfaces" *Appl. Phys. Lett.*, vol. 94, no. 15, pp. 153508, 2009.
- [74] H.C. Lin, W.-E.Wang, G. Brammertz, M. Meuris, and M. Heyns, "Electrical study of sulfur passivated In0.53Ga0.47As MOS capacitor and transistor with ALD Al2O3 as gate insulator", *Microelectron.Eng.*, vol. 86, no. 7-9, pp. 1554-1557,2009.
- [75]R. Castagné and A. Vapaille, "Description of the SiO2\(\pi\)Si interface properties by means of very low frequency MOS capacitance measurements" Surf. Sci., vol. 28, no. 1, pp. 157-193, 1971.
- [76] C. N. Berglund, "Surface states at steam-grown silicon-silicon dioxide interfaces" *IEEE Trans. Electron Devices*, vol. 13, no. 10, pp. 701-705, 1966.
- [77]L. M. Terman, "An investigation of surface states at a silicon/silicon oxide interface employing metal-oxide-silicon diodes" *Solid State Electron.*, vol. 5, no. 5, pp. 285-299,1962.
- [78]StemmerS. Luryi, "Quantum capacitance devices," *Appl. Phys.Lett.*, vol. 52, no. 6, pp. 501-503, 1988.
- [79]M. V. Fischetti, T. P. O'Regan, N. Sudarshan, C. Sachs, J. Seonghoon, K. Jiseok, and Z. Yan, "Theoretical Study of Some Physical Aspects of Electronic Transport in nMOSFETs at the 10-nm Gate-Length," *IEEE Trans.Electron Devices*, vol. 54, no. 9, pp. 2116-2136, 2007.
- [80]K. M. Lau, T. ChakWah, L. Haiou, and Z. Zhenyu, "AlInAs/GaInAsmHEMTs on silicon substrates grown By MOCVD," *IEEE Electron Devices Meeting*, pp. 1-4., 2008,
- [81] S. Mudanai, A. Roy, R. Kotlyar, T. Rakshit, and M. Stettler, "Capacitance compact model for ultrathin low-electron-effective-mass materials," IEEE Trans. Electron Devices, vol. 58, no. 12, pp. 4204–4211, 2011.
- [82] C. Yadav, J. P. Duarte, S. Khandelwal, A. Agarwal, C. Hu, and Y. S. Chauhan, "Capacitance modeling in III-V FinFETs," IEEE Trans. Electron Devices, vol. 62, no. 11, pp. 3892–3897, 2015.

- [83] F. Stern, "Self-Consistent Results for n-Type Si Inversion Layers," Phys. Rev. B, vol. 5, no. 12, pp. 4891-4899, 1972.
- [84] D. Flandre and and F.V. De Wiele, "A new analytical model for the two-terminal MOS-Capacitor on SOI substrate," *IEEE Electron Device Letters*, vol. 9, no. 6, pp. 296-299, 1988.
- [85] M. N. K. Alam, M.S. Islam, M. G. Kibria, and M. R. Islam, "Anomalous Staircase CV Characteristicsof InGaSb-on-Insulator FET," *IEEE Trans. Electron Devices*, vol. 61, no. 11, pp. 3910-3913, 2014.
- [86] S. Hemantha, Amit Dhawan, and Haranath Kar, "Multi-threshold CMOS design for low power digital circuits," *TENCON 2008 IEEE Region 10 Conference*, 19-21 Nov. 2008.
- [87] N. Pandey, K. Gupta, G. Bhatia, and B. Choudhary, "MOS current mode logic exclusive-OR gate using multi-threshold triple-tail cells" *Microelectronics Journal*, vol. 57, pp. 13-20, Nov. 2016.
- [88] A. Rjoub, and A. M. Shatnawi, "High speed low power multi–threshold voltage flip flops" *Journal of Electrical Engineering*, vol. 54, no. 5-6, pp. 123-127, Jan. 2003.